## Homework #3

Due Jan. 20

## 5 points each

1. Consider the following instruction:

Instruction: ORR Rd, Rn, Rm

Interpretation: Reg[Rd] = Reg[Rn] ORR Reg[Rm]

(a) Show the dataflow for this instruction using dash lines on the below figure for LEGv8 datapath.



(b) What are the values of control signals generated by the control unit for this instruction?

| Reg2Loc | ALUSrc | MemtoReg | RegWrite | MemRead | MemWrite | Branch | ALUOp1 | ALUOp0 |
|---------|--------|----------|----------|---------|----------|--------|--------|--------|
| 0       | 0      | 0        | 1        | O       | 0        | ٥      | 1      | 0      |

- 2. We do not discuss the datapath for I-type instructions like ADDI or ANDI.
  - (a) What additional logic blocks, if any, are needed to add I-type instructions to the CPU shown in the following figure (Figure 4.23 in the textbook)? Add any necessary logic blocks to it and explain their purpose.



No additional blocks are needed because we have a sign extender (can extend an intermediate value and pass it to our other components for any arithmetic operation) (b) Show the dataflow for this instruction using dash lines on the following figure



(c) List the values of the signals generated by the control unit for ADDI. Explain the reasoning for any "don't care" control signals.

|    | Reg2Loc | ALUSrc | MemtoReg | RegWrite | MemRead | MemWrite | Branch | ALUOp1 | ALUOp0 |           |        |
|----|---------|--------|----------|----------|---------|----------|--------|--------|--------|-----------|--------|
|    | X       | T      | 0        | 1        | 0       | O        | 0      |        | 0      |           |        |
| -h | Reg     | 2L06   | is a d   | lon't co | are be  | cause -  | the M  | ux ign | ioves  | the aread | output |

2"

3. Consider the following instruction mix:

| R-type | I-Type | LDUR | STUR | CBZ | В  |
|--------|--------|------|------|-----|----|
| 24%    | 28%    | 25%  | 10%  | 11% | 2% |

(a) What fraction of all instructions use data memory?

(b) What fraction of all instructions use instruction memory?

(c) What fraction of all instructions use the sign extend?

- 4. When silicon chips are fabricated, defects in materials (e.g., silicon) and manufacturing errors can result in defective circuits. A very common defect is for one signal wire to get "broken" and always register a logical 1. This is often called a "stuck-at-1" fault.
- (a) Which instructions fail to operate correctly if the MemToReg wire is stuck at 1?

(b) Which instructions fail to operate correctly if the ALUSrc wire is stuck at 1?

(c) Which instructions fail to operate correctly if the Reg2Loc wire is stuck at 1?

5. In this exercise, we examine in detail how an instruction is executed in a single-cycle datapath. Problems in this exercise refer to a clock cycle in which the processor fetches the following instruction STUR X5, [X6, #12].

(a) What are the outputs of the sign-extend and the "shift left 2" unit (near the top of datapath) for this

D-Format

offiet

shift lift 2

Cassume "

(b) What are the values of the ALU control unit's inputs for this instruction?

(c) What is the new PC address after this instruction is executed? Highlight the path through which this value is determined.

- (d) For each mux, show the values of its inputs and outputs during the execution of this instruction. List values that are register outputs at Reg [Xn].
- (e) What are the input values for the ALU and the two add units?

(f) What are the values of all inputs for the registers unit?



STUR 25, [26, 712]

6. Problems in this exercise assume that the logic blocks used to implement a processor's datapath have the following latencies:

| I-Mem /<br>D-Mem | Register<br>File | Mux   | ALU    | Adder  | Single<br>gate | Register<br>Read | Register<br>Setup | Sign<br>extend | Control |
|------------------|------------------|-------|--------|--------|----------------|------------------|-------------------|----------------|---------|
| 250 ps           | 150 ps           | 25 ps | 200 ps | 150 ps | _              | 30 ps            | 20 ps             | 50 ps          | 50 ps   |
|                  |                  |       |        |        | XZ:10          |                  |                   |                |         |

"Register read" is the time needed after the rising clock edge for the new register value to appear on the output. This value applies to the PC only. "Register setup" is the amount of time a register's data input must be stable before the rising edge of the clock. This value applies to both the PC and Register File's write(update) operation. "Shift left 2" takes 2 single gates' time.

(a) What is the latency of an R-type instruction (i.e., how long must the clock period be to ensure that this instruction works correctly)?

(b) What is the latency of LDUR? (Check your answer carefully. Many students place extra muxes on the critical nath.)

(c) What is the latency of STUR? (Check your answer carefully. Many students place extra muxes on the critical path.)

(d) What is the latency of B?

(e) What is the minimum clock period for this CPU?

7. In this exercise, we examine how pipelining affects the clock cycle time of the processor. Problems in this exercise assume that individual stages of the datapath have the following latencies:

| IF     | ID     | EX     | MEM    | WB     |
|--------|--------|--------|--------|--------|
| 250 ps | 350 ps | 150 ps | 300 ps | 200 ps |

Also, assume that instructions executed by the processor are broken down as follows:

| ALU | Branch/Jump | LDUR | STUR |
|-----|-------------|------|------|
| 45% | 20%         | 20%  | 15%  |

(a) What is the clock cycle time in a pipelined and non-pipelined processor?

(b) What is the total latency of an LDUR instruction in a pipelined and non-pipelined processor?



(c) If we can split one stage of the pipelined datapath into two new stages, each with half the latency of the original stage, which stage would you split and what is the new clock cycle time of the processor?

(d) Assuming there are no stalls or hazards, what is the utilization of the data memory?

(e) Assuming there are no stalls or hazards, what is the utilization of the write-register port of the "Registers" unit? 45'(. \* 70°) = 60°

8. Consider the LEGv8 code below. Assume that X1 is initialized to 11 and X2 is initialized to 22.

ADDI X1, X2, #5

ADD X3, X1, X2

ADDI X4, X1, #15

ADD X5, X1, X1

(a) What would the final values of registers X3 and X4 be if the above instructions are executed in a pipeline processor that does not handle data hazards (i.e., does not stall the pipeline or use data forwarding for data hazards)?

(b) What would the final values of register X5 be if the above instructions are executed in a pipeline processor that does not handle data hazards (i.e., does not stall the pipeline or use data forwarding for data hazards)? Assume the register file is written at the beginning of the cycle and read at the end of a cycle. Therefore, an ID stage will return the results of a WB state occurring during the same cycle. See Section 4.7 and Figure 4.51 for details.

(c) Suppose you executed the code on a version of the pipeline from Section 4.5 that handles data hazards by simply stalling the pipeline (i.e. inserting NOP instructions where necessary). Show the pipeline timing diagram below when the code is executed.

| ADDI X1, X2, #5  | IF | ID | EX | MEM | WB |    |    |           |    |    |  |  |  |  |  |  |
|------------------|----|----|----|-----|----|----|----|-----------|----|----|--|--|--|--|--|--|
| ADD X3, X1, X2   |    | 14 | 5  | 5   | ID | Ex | νE | <b>UB</b> |    |    |  |  |  |  |  |  |
| ADDI X4, X1, #15 |    |    |    |     | IF | D  | £7 | ME        | WS |    |  |  |  |  |  |  |
| ADD X5, X1, X1   |    |    |    |     |    | 18 | 8  | ET        | ME | MB |  |  |  |  |  |  |

(d) Suppose you executed the code below on a pipeline from Section 4.5 that uses data forwarding for handling data hazards. Show the pipeline timing diagram below:

| ADDI X1, X2, #5  | IF | ID | EX   | MEM | WB   |    |    |    |   |  |  |  |  |  |
|------------------|----|----|------|-----|------|----|----|----|---|--|--|--|--|--|
| ADD X3, X1, X2   |    | 1= | 10 3 | EX  | 7461 | WB |    |    |   |  |  |  |  |  |
| ADDI X4, X1, #15 |    |    | IE   | 9   | 7£x  | ME | NB |    |   |  |  |  |  |  |
| ADD X5, X3, X2   |    |    |      | IF  | ID V | E× | ME | BN | • |  |  |  |  |  |

9. Consider the following loop.

LOOP: LDUR X10, [X1, #0]

LDUR X11, [X1, #8]

ADD X12, X10, X11

STUR X12, [X1, #-8]

SUBI X1, X1, #16

(a) Assume that data and control hazards are handled by simply stalling the pipeline (i.e. inserting NOP instructions where necessary). Show the pipeline timing diagram of the code execution.

| Cycle number:                                | 1  | 2  | 3  | 4   | 5  | 6  | 7   | 8  | 9  | 10 | 11  | 12 | 13  | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
|----------------------------------------------|----|----|----|-----|----|----|-----|----|----|----|-----|----|-----|----|----|----|----|----|----|----|
| LOOP: LDUR X10, [X1, #0]                     | IF | ID | EX | ΜE  | WB |    |     |    |    |    |     |    |     |    |    |    |    |    |    |    |
| LDUR X11, [X1, #8]                           |    | IF | Ö  | ٤×. | MĒ | 2S |     |    |    |    |     |    |     |    |    |    |    |    |    |    |
| ADD X12, X10, X11                            |    |    | IF | S   | S  | ID | Ex. | ME | WB |    |     |    |     |    |    |    |    |    |    |    |
| STUR X12, [X1, #-8]                          |    |    |    |     |    | IF | S   | 5  | D  | ex | ME  | WB |     |    |    |    |    |    |    |    |
| SUBI X1, X1, #16                             |    |    |    |     |    |    |     |    | IF | P  | r J | ٦E | S   |    |    |    |    |    |    |    |
| CBNZ X12, LOOP                               |    |    |    |     |    |    |     |    |    | IF | 0   | EX | 46  | 2B |    |    |    |    |    |    |
|                                              |    |    |    |     |    |    |     |    |    |    |     |    |     |    |    |    |    |    |    |    |
| 2 <sup>nd</sup> iteration: I DUR X10 [X1 #0] |    |    |    |     |    |    |     |    |    |    |     | V  | 116 | 2  | Ex | MÉ | B  |    |    |    |

(b) Can you reorder the code to reduce the number of stalls? If yes, show the reordered code.

(c) Show the pipeline timing diagram of the code execution with data forwarding and assume that the branch is handled by predicting it **as taken** and the branch target address is calculated at the ID stage.

| Cycle number:                                 | 1  | 2  | 3  | 4   | 5  | 6   | 7   | 8    | 9  | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
|-----------------------------------------------|----|----|----|-----|----|-----|-----|------|----|----|----|----|----|----|----|----|----|----|----|----|
| LOOP: LDUR X10, [X1, #0]                      | IF | ID | EX | ΜE  | WB |     |     |      |    |    |    |    |    |    |    |    |    |    |    |    |
| LDUR X11, [X1, #8]                            |    | IF | ID | Ex. | ME | B   |     |      |    |    |    |    |    |    |    |    |    |    |    |    |
| ADD X12, X10, X11                             |    |    | ц  | 9   | S  | EX  | ME  | JB.  |    |    |    |    |    |    |    |    |    |    |    |    |
| STUR X12, [X1, #-8]                           |    |    |    | 드   | S  | יסו | Ex. | MÉ   | 3  |    |    |    |    |    |    |    |    |    |    |    |
| SUBI X1, X1, #16                              |    |    |    |     |    | IF  | ID, | ex - | πÉ | WB |    |    |    |    |    |    |    |    |    |    |
| CBNZ X12, LOOP                                |    |    |    |     |    |     | Į£  | IP   | Ex | MĒ | UB |    |    |    |    |    |    |    |    |    |
|                                               |    |    |    |     |    |     |     |      |    |    |    |    |    |    |    |    |    |    |    |    |
| 2 <sup>nd</sup> iteration: LDUR X10, [X1, #0] |    |    |    |     |    |     |     | S    | IF | Q  | EX | ME | WB |    |    |    |    |    |    |    |

(d) What is the speedup for the execution of (c) over (a)?

10. Compare the performance of a single-cycle datapath machine, a multi-cycle datapath machine and an ideal 5-stage pipeline machine. Assume that the single-cycle machine has a clock rate of 200MHz, and the multiple-cycle and pipelined machine have a clock rate of 1GHz. The CPI's of



load, store, ALU, branch/jumps in the multi-cycle machine are 5, 4, 4, 3, respectively. The program has the following instruction mix:

Load: 30 percentStore: 10 percent

ALU/R-format instr.: 40 percent
Conditional Branch: 10 percent
Jump instr.: Remaining instructions

Calculate the performance (CPU time) of the 3 machines.

Pipe lined